# Lab 3: Sequential Divider

# Amuthavarshini Jeevaraj & Ryan Chilton

## Introduction

For this lab, we had to construct and test a Sequential Divider for our Altera board. The goal of this assignment was to greater familiarize ourselves with the intricacies of VHDL, with special focus on synchronizing the computational tasks of a divider with a clock cycle.

## Software and Tools

For this lab, we utilized ModelSim, Quartus Prime 17.0 and Altera DE2-115 Kit.

# Design

In order to build a sequential functionality into the divider, we create a second architecture for the divider entity in such a way that it reuses one comparator unit to perform all division steps through multiple successive clock cycles.

# Procedure

- 1. First, a top level entity display\_divider.vhd is created with the same name as the project.
- 2. A decoder.vhd package is created in order to use the leddcd.vhd code to decode the outputs to be displayed on the 7 segment LED display.
- 3. divider\_const.vhd declares the lengths for all inputs and outputs to the divider and it can be changed at anytime to scale up or scale down the divider and the subsequent comparator.
- 4. divider.vhd describes the internal working of the divider passing the dividend and divisor to the comparator in order to carry out long division.
- 5. In order to simulate divider.vhd in ModelSim, we create two separate test benches that reads 16 and 32 bit inputs from .txt files (Lab3Divider16In.in and Lab3Divider32In.in) and stores the computed results in their respective .txt files (Lab3Divider16Out.out and Lab3Divider32Out.out).
- 6. In order to input real time values to both the operands and the operator, we expand the top level entity display\_divider.vhd to include components divider.vhd, comparator.vhd and leddcd.vhd and then map the inputs from the board to obtain the outputs on the 7-segment LED display.

7. After which the inputs and outputs corresponding to the pins on the board are assigned, the code dumped onto the board.

# Simulation

1. 16 bit input: The input file:



## The output file:



# The waveform:



#### 2. 32 bit input: The input file:



# The output file:



#### The waveform:

